We use cookies. Find out more about it here. By continuing to browse this site you are agreeing to our use of cookies.
#alert
Back to search results
New

Hardware & Silicon Validation Senior Staff Engineer

Marvell Semiconductor, Inc.
United States, California, Santa Clara
5488 Marvell Lane (Show on map)
Apr 01, 2026

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

The Custom Cloud Solutions (CCS) Hardware Validation Group is responsible for ensuring the quality, reliability, and performance of next generation data center ASIC and SoC products spanning a diverse portfolio that includes cloud infrastructure, AI accelerators, network processors, NICs, custom ASICs, SSD controllers, CXL devices, and domain specific accelerators.

The team owns end to end hardware validation, working across the product lifecycle from early silicon bring up through system level qualification. Our scope includes functional hardware validation, electrical characterization, high speed SERDES validation, and system/platform validation, all executed in advanced, fully instrumented hardware labs. The group validates complex, high-performance silicon and platforms across a wide range of critical technologies and interfaces, including Memory Subsystems (DDR, HBM, memory controllers), High Speed Interconnects (PCIe, Ethernet, CPRI, PAM4/NRZ), D2D interconnects, Storage, and IO (Flash and NVME, SSD controllers, USB) and System and Platform testing.

What You Can Expect

* Lead postsilicon validation, characterization, and debug of highspeed Ethernet and PHY interface IPs, ensuring compliance with performance, reliability, and interoperability requirements.
* Perform comprehensive Ethernet protocol compliance and standards validation in accordance with IEEE 802.3 and IEEE 802.1Q, including Layer 2 and Layer 3 feature validation such as VLAN, ARP, STP, DHCP, DNS, TCP/IP, OSPF, and BGP.
* Execute Ethernet interoperability testing, including link training, autonegotiation, and compatibility validation with a wide range of switches, SFP/QSFP modules, DACs, and optical transceivers.
* Design, develop, and maintain Pythonbased automation frameworks to support functional, regression, and manufacturing tests, significantly improving validation efficiency and reducing manual effort.
* Configure, maintain, and scale lab environments to support software validation, networking feature testing, and systemlevel stress testing.
* Integrate automated test execution into CI/CD pipelines using tools such as Jenkins, analyze test failures, and perform detailed rootcause analysis to drive corrective actions.
* Develop and maintain baremetal embedded test software in C/C++ to control, configure, and validate highspeed network processor ASIC SoCs across multiple product lines.
* Collaborate closely with silicon design, validation, firmware/software, and systems teams to ensure hardware and system designs meet stringent performance, reliability, and compliance standards.
* Provide customer support and escalation handling, including reproducing field issues inhouse, debugging complex systemlevel problems, validating fixes, and supporting customer deployments.

What We're Looking For

* Bachelor's degree in Computer Science, Electrical Engineering, or a related field with 5-15 years of relevant industry experience; or Master's degree and/or PhD in Computer Science, Electrical Engineering, or a related discipline with 3-10 years of professional experience.
* Deep expertise in Ethernet Physical Layer technologies (Layer 1 and Layer 2), including SerDes, PCS, and MAC, with handson experience debugging L1 interoperability issues across systems and vendors.
* Strong familiarity with highspeed Ethernet SerDes technologies, including NRZ and PAM4 signaling, with experience supporting 100G and higher data rates considered a strong plus.
* Handson experience with networking and lab test equipment, such as traffic generators (Ixia, Spirent, Xena), protocol analyzers, oscilloscopes, and logic analyzers.
* Excellent debugging and troubleshooting skills, with the ability to isolate and resolve complex silicon, systemlevel, and interoperability issues, and provide technical support to both internal teams and external customers.
* Extensive experience interpreting, contributing to, and implementing networking communication standards from organizations such as IEEE, IETF, or similar standards bodies.
* Strong programming expertise in C or equivalent lowlevel networking languages, with experience developing, debugging, or optimizing networking software or firmware.

Expected Base Pay Range (USD)

127,630 - 191,200, $ per annum

The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

Marvell is committed to providing exceptional, comprehensive benefits that support our employees at every stage - from internship to retirement and through life's most important moments. Our offerings are built around four key pillars: financial well-being, family support, mental and physical health, and recognition. Highlights include an employee stock purchase plan with a 2-year look back, family support programs to help balance work and home life, robust mental health resources to prioritize emotional well-being, and a recognition and service awards to celebrate contributions and milestones. We look forward to sharing more with you during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

Interview Integrity

To support fair and authentic hiring practices, candidates are not permitted to use AI tools (such as transcription apps, real-time answer generators like ChatGPT or Copilot, or automated note-taking bots) during interviews.

These tools must not be used to record, assist with, or enhance responses in any way. Our interviews are designed to evaluate your individual experience, thought process, and communication skills in real time. Use of AI tools without prior instruction from the interviewer will result in disqualification from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-SA1
Applied = 0

(web-bd9584865-7kwjl)